Part Number Hot Search : 
D4016 2SK38 MA4P157 CAT24C PE45143 KK1705 CJ120 TGA1082B
Product Description
Full Text Search
 

To Download BUK563-60A Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Philips Semiconductors
Product specification
PowerMOS transistor Logic level FET
GENERAL DESCRIPTION
N-channel enhancement mode logic level field-effect power transistor in a plastic envelope suitable for surface mount applications. The device is intended for use in automotive and general purpose switching applications.
BUK563-60A
QUICK REFERENCE DATA
SYMBOL VDS ID Ptot Tj RDS(ON) PARAMETER Drain-source voltage Drain current (DC) Total power dissipation Junction temperature Drain-source on-state resistance VGS = 5 V MAX. 60 21 75 175 85 UNIT V A W C m
PINNING - SOT404
PIN 1 2 3 mb gate drain source drain DESCRIPTION
PIN CONFIGURATION
mb
SYMBOL
d
g
2 1 3
s
LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134) SYMBOL VDS VDGR VGS VGSM ID ID IDM Ptot Tstg Tj PARAMETER Drain-source voltage Drain-gate voltage Gate-source voltage Non-repetitive gate-source voltage Drain current (DC) Drain current (DC) Drain current (pulse peak value) Total power dissipation Storage temperature Junction temperature CONDITIONS RGS = 20 k tp 50 s Tmb = 25 C Tmb = 100 C Tmb = 25 C Tmb = 25 C MIN. - 55 MAX. 60 60 15 20 21 15 84 75 175 175 UNIT V V V V A A A W C C
THERMAL RESISTANCES
SYMBOL PARAMETER Rth j-mb Rth j-a Thermal resistance junction to mounting base Thermal resistance junction to ambient CONDITIONS minimum footprint, FR4 board (see Fig. 18). TYP. 50 MAX. 2.0 UNIT K/W K/W
July 1995
1
Rev 1.000
Philips Semiconductors
Product specification
PowerMOS transistor Logic level FET
STATIC CHARACTERISTICS
Tmb = 25 C unless otherwise specified SYMBOL V(BR)DSS VGS(TO) IDSS IDSS IGSS RDS(ON) PARAMETER Drain-source breakdown voltage Gate threshold voltage Zero gate voltage drain current Zero gate voltage drain current Gate source leakage current Drain-source on-state resistance CONDITIONS VGS = 0 V; ID = 0.25 mA VDS = VGS; ID = 1 mA VDS = 60 V; VGS = 0 V; Tj = 25 C VDS = 60 V; VGS = 0 V; Tj =125 C VGS = 15 V; VDS = 0 V VGS = 5 V; ID = 10 A MIN. 60 1.0 -
BUK563-60A
TYP. 1.5 1 0.1 10 65
MAX. 2.0 10 1.0 100 85
UNIT V V A mA nA m
DYNAMIC CHARACTERISTICS
Tmb = 25 C unless otherwise specified SYMBOL gfs Ciss Coss Crss td on tr td off tf Ld Ls PARAMETER Forward transconductance Input capacitance Output capacitance Feedback capacitance Turn-on delay time Turn-on rise time Turn-off delay time Turn-off fall time Internal drain inductance Internal source inductance CONDITIONS VDS = 25 V; ID = 10 A VGS = 0 V; VDS = 25 V; f = 1 MHz VDD = 30 V; ID = 3 A; VGS = 5 V; RGS = 50 ; Rgen = 50 Measured from upper edge of drain tab to centre of die Measured from source lead soldering point to source bond pad MIN. 7 TYP. 10 550 230 95 10 60 80 65 2.5 7.5 MAX. 825 350 160 30 120 110 85 UNIT S pF pF pF ns ns ns ns nH nH
REVERSE DIODE LIMITING VALUES AND CHARACTERISTICS
Tmb = 25 C unless otherwise specified SYMBOL IDR IDRM VSD trr Qrr PARAMETER Continuous reverse drain current Pulsed reverse drain current Diode forward voltage Reverse recovery time Reverse recovery charge CONDITIONS IF = 21 A ; VGS = 0 V IF = 21 A; -dIF/dt = 100 A/s; VGS = 0 V; VR = 30 V MIN. TYP. 1.3 60 0.25 MAX. 21 84 1.7 UNIT A A V ns C
AVALANCHE LIMITING VALUE
Tmb = 25 C unless otherwise specified SYMBOL WDSS PARAMETER Drain-source non-repetitive unclamped inductive turn-off energy CONDITIONS ID = 20 A ; VDD 25 V ; VGS = 5 V ; RGS = 50 MIN. TYP. MAX. 45 UNIT mJ
July 1995
2
Rev 1.000
Philips Semiconductors
Product specification
PowerMOS transistor Logic level FET
BUK563-60A
120 110 100 90 80 70 60 50 40 30 20 10 0
PD%
Normalised Power Derating
1E+01
Zth j-mb / (K/W)
ZTHX53
1E+00
0.5 0.2 0.1 0.05 0.02 0
P D tp D= tp T t
1E-01
T
0
20
40
60
80 100 Tmb / C
120
140
160
180
1E-02 1E-07
1E-05
1E-03 t/s
1E-01
1E+01
Fig.1. Normalised power dissipation. PD% = 100PD/PD 25 C = f(Tmb)
ID% Normalised Current Derating
Fig.4. Transient thermal impedance. Zth j-mb = f(t); parameter D = tp/T
ID / A 50 10 7 VGS / V = 5 BUK563-60A
120 110 100 90 80 70 60 50 40 30 20 10 0
40
30 4 20
10
3 2.5
0
20
40
60
80 100 Tmb / C
120
140
160
180
0
0
2
4
VDS / V
6
8
10
Fig.2. Normalised continuous drain current. ID% = 100ID/ID 25 C = f(Tmb); conditions: VGS 5 V
BUK553-60
Fig.5. Typical output characteristics, Tj = 25 C. ID = f(VDS); parameter VGS
RDS(ON) / Ohm 0.5 2.5 0.4 3 3.5 4 4.5 0.3
1000
ID / A
BUK563-60A
100
S RD (O N) =
VD
S/
ID
tp = 10 us 100 us DC 1 ms
5
10
0.2
0.1
6 10
10 ms 100 ms 1 1
10
VDS / V
100
0
0
10
20 ID / A
30
40
Fig.3. Safe operating area. Tmb = 25 C ID & IDM = f(VDS); IDM single pulse; parameter tp
Fig.6. Typical on-state resistance, Tj = 25 C. RDS(ON) = f(ID); parameter VGS
July 1995
3
Rev 1.000
Philips Semiconductors
Product specification
PowerMOS transistor Logic level FET
BUK563-60A
40
ID / A
BUK563-60A
VGS(TO) / V max.
Tj / C = 25 30 150
2
typ.
20
1
min.
10
0
0
0
1
2
3 4 VGS / V
5
6
7
-60
-20
20
60 Tj / C
100
140
180
Fig.7. Typical transfer characteristics. ID = f(VGS) ; conditions: VDS = 25 V; parameter Tj
gfs / S Tj / C = 25 BUK563-60A
Fig.10. Gate threshold voltage. VGS(TO) = f(Tj); conditions: ID = 1 mA; VDS = VGS
ID / A SUB-THRESHOLD CONDUCTION
15
1E-01
1E-02
10
150
1E-03
2%
typ
98 %
1E-04
5
1E-05
0
1E-06
0
10
20 ID / A
30
40
0
0.4
0.8
1.2 VGS / V
1.6
2
2.4
Fig.8. Typical transconductance, Tj = 25 C. gfs = f(ID); conditions: VDS = 25 V
a
Fig.11. Sub-threshold drain current. ID = f(VGS); conditions: Tj = 25 C; VDS = VGS
C / pF
2.0
Normalised RDS(ON) = f(Tj)
10000
BUK5y3-50
1.5
1000 Ciss
1.0
Coss 100
0.5
Crss
0 -60 -20 20 60 Tj / C 100 140 180
10
0
20 VDS / V
40
Fig.9. Normalised drain-source on-state resistance. a = RDS(ON)/RDS(ON)25 C = f(Tj); ID = 10 A; VGS = 5 V
Fig.12. Typical capacitances, Ciss, Coss, Crss. C = f(VDS); conditions: VGS = 0 V; f = 1 MHz
July 1995
4
Rev 1.000
Philips Semiconductors
Product specification
PowerMOS transistor Logic level FET
BUK563-60A
12 10
VGS / V
BUK553-50
120 110 100 90 80 70 60 50 40 30 20 10 0
WDSS%
VDS / V =10 8 6 4 2 0 0 2 4 6 8 10 12 QG / nC 14 16 18 20 40
20
40
60
80
100 120 Tmb / C
140
160
180
Fig.13. Typical turn-on gate-charge characteristics. VGS = f(QG); conditions: ID = 20 A; parameter VDS
IF / A BUK553-50A
Fig.15. Normalised avalanche energy rating. WDSS% = f(Tmb); conditions: ID = 20 A
50
+
40
L VDS
VDD
30
VGS
-ID/100 T.U.T. R 01 shunt
20 Tj / C = 150 10 0 0 1 VSDS / V 2 25
0 RGS
Fig.14. Typical reverse diode current. IF = f(VSDS); conditions: VGS = 0 V; parameter Tj
Fig.16. Avalanche energy test circuit. 2 WDSS = 0.5 LID BVDSS /(BVDSS - VDD )
July 1995
5
Rev 1.000
Philips Semiconductors
Product specification
PowerMOS transistor Logic level FET
MECHANICAL DATA
Dimensions in mm Net Mass: 1.4 g
10.3 max 4.5 max 1.4 max
BUK563-60A
11 max 15.4
2.5 0.85 max (x2) 2.54 (x2)
0.5
Fig.17. SOT404 : centre pin connected to mounting base.
MOUNTING INSTRUCTIONS
Dimensions in mm
11.5
9.0
17.5 2.0
3.8
5.08
Fig.18. SOT404 : soldering pattern for surface mounting.
Notes 1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent damage to MOS gate oxide. 2. Epoxy meets UL94 V0 at 1/8".
July 1995
6
Rev 1.000
Philips Semiconductors
Product specification
PowerMOS transistor Logic level FET
DEFINITIONS
Data sheet status Objective specification Product specification Limiting values
BUK563-60A
This data sheet contains target or goal specifications for product development. This data sheet contains final product specifications.
Preliminary specification This data sheet contains preliminary data; supplementary data may be published later.
Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of this specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information Where application information is given, it is advisory and does not form part of the specification. (c) Philips Electronics N.V. 1996 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, it is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights.
LIFE SUPPORT APPLICATIONS
These products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.
July 1995
7
Rev 1.000
Error Log
563-60.A
1) Level: Format Error Message: Page break required with Keep enabled Location: Document Body
Page E1
96-11-11 04:10 pm


▲Up To Search▲   

 
Price & Availability of BUK563-60A

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X